Features

- High Performance, Low Power Atmel® AVR® 8-bit Microcontroller
- Advanced RISC Architecture
  - 129 Powerful Instructions - Most Single Clock Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Fully Static Operation
  - Up to 1 MIPS throughput per MHz
  - On-chip 2-cycle Multiplier
- Data and Non-Volatile Program Memory
  - 8K Bytes Flash of In-System Programmable Program Memory
    - Endurance: 10,000 Write/Erase Cycles
  - Optional Boot Code Section with Independent Lock Bits
- In-System Programming by On-chip Boot Program
- True Read-While-Write Operation
  - 512 Bytes of In-System Programmable EEPROM
  - Endurance: 100,000 Write/Erase Cycles
  - 512 Bytes Internal SRAM
  - Programming Lock for Flash Program and EEPROM Data Security
- On Chip Debug Interface (debugWIRE)
- Peripheral Features
  - Two or three 12-bit High Speed PSC (Power Stage Controllers) with 4-bit Resolution Enhancement
    - Non Overlapping Inverted PWM Output Pins With Flexible Dead-Time
    - Variable PWM duty Cycle and Frequency
    - Synchronous Update of all PWM Registers
    - Auto Stop Function for Event Driven PFC Implementation
    - Less than 25 Hz Step Width at 150 kHz Output Frequency
    - PSC2 with four Output Pins and Output Matrix
  - One 8-bit General purpose Timer/Counter with Separate Prescaler and Capture Mode
  - One 16-bit General purpose Timer/Counter with Separate Prescaler, Compare Mode and Capture Mode
  - Programmable Serial USART
    - Standard UART mode
    - 16/17 bit Biphase Mode for DALI Communications
  - Master/Slave SPI Serial Interface
  - 10-bit ADC
    - Up To 11 Single Ended Channels and 2 Fully Differential ADC Channel Pairs
    - Programmable Gain (5x, 10x, 20x, 40x on Differential Channels)
    - Internal Reference Voltage
  - 10-bit DAC
  - Two or three Analog Comparator with Resistor-Array to Adjust Comparison Voltage
  - 4 External Interrupts
  - Programmable Watchdog Timer with Separate On-Chip Oscillator
- Special Microcontroller Features
  - Low Power Idle, Noise Reduction, and Power Down Modes
  - Power On Reset and Programmable Brown Out Detection
  - Flag Array in Bit-programmable I/O Space (4 bytes)
AT90PWM2/3/2B/3B

- In-System Programmable via SPI Port
- Internal Calibrated RC Oscillator (8 MHz)
- On-chip PLL for fast PWM (32 MHz, 64 MHz) and CPU (16 MHz)

- Operating Voltage: 2.7V - 5.5V
- Extended Operating Temperature:
  - -40°C to +105°C

<table>
<thead>
<tr>
<th>Product</th>
<th>Package</th>
<th>12 bit PWM with deadtime</th>
<th>ADC Input</th>
<th>ADC Diff</th>
<th>Analog Compar</th>
<th>Application</th>
</tr>
</thead>
<tbody>
<tr>
<td>AT90PWM2</td>
<td>SO24</td>
<td>2 x 2</td>
<td>8</td>
<td>1</td>
<td>2</td>
<td>One fluorescent ballast</td>
</tr>
<tr>
<td>AT90PWM2B</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AT90PWM3</td>
<td>SO32, QFN32</td>
<td>3 x 2</td>
<td>11</td>
<td>2</td>
<td>3</td>
<td>HID ballast, fluorescent ballast, Motor control</td>
</tr>
<tr>
<td>AT90PWM3B</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. History

<table>
<thead>
<tr>
<th>Product</th>
<th>Revision</th>
</tr>
</thead>
<tbody>
<tr>
<td>AT90PWM2</td>
<td>First revision of parts, only for running production.</td>
</tr>
<tr>
<td>AT90PWM3</td>
<td></td>
</tr>
<tr>
<td>AT90PWM2B</td>
<td>Second revision of parts, for all new developments.</td>
</tr>
<tr>
<td>AT90PWM3B</td>
<td></td>
</tr>
</tbody>
</table>

The major changes are:
- complement the PSCOUT01, PSCOUT11, PSCOUT21 polarity in centered mode - See “PSCn0 & PSCn1 Basic Waveforms in Center Aligned Mode” on page 140.
- Add the PSC software triggering capture - See “PSC 0 Input Capture Register – PICR0H and PICR0L” on page 171.
- Add bits to read the PSC output activity - See “PSC0 Interrupt Flag Register – PIFR0” on page 173.
- Add some clock configurations - See “Device Clocking Options Select AT90PWM2B/3B” on page 31.
- Change Amplifier Synchronization - See “Amplifier” on page 252. and See “” on page 254.
- Correction of the Errata - See “Errata” on page 351.

This datasheet deals with product characteristics of AT90PW2 and AT90WM3. It will be updated as soon as characterization will be done.

2. Disclaimer

Typical values contained in this datasheet are based on simulations and characterization of other AVR microcontrollers manufactured on the same process technology. Min and Max values will be available after the device is characterized.
3. Pin Configurations

**Figure 3-1.** SOIC 24-pin Package

<table>
<thead>
<tr>
<th>AT90PWM2/2B</th>
<th>SOIC24</th>
</tr>
</thead>
<tbody>
<tr>
<td>(PSCOUT0/XCK/SS_A) PD0</td>
<td>1</td>
</tr>
<tr>
<td>(RESET/OCD) PE0</td>
<td>2</td>
</tr>
<tr>
<td>(PSCIN0/CLKO) PD1</td>
<td>3</td>
</tr>
<tr>
<td>(PSCIN2/OC1A/MISO_A) PD2</td>
<td>4</td>
</tr>
<tr>
<td>(TXD/DALI/OC0A/SS/MOSI_A) PD3</td>
<td>5</td>
</tr>
<tr>
<td>VCC</td>
<td>6</td>
</tr>
<tr>
<td>GND</td>
<td>7</td>
</tr>
<tr>
<td>(MISO/PSCOUT20) PB0</td>
<td>8</td>
</tr>
<tr>
<td>(MOSI/PSCOUT21) PB1</td>
<td>9</td>
</tr>
<tr>
<td>(OC0B/XTAL1) PE1</td>
<td>10</td>
</tr>
<tr>
<td>(ADC0/XTAL2) PE2</td>
<td>11</td>
</tr>
<tr>
<td>(ADC1/RXD/DALI/ICP1A/SCK_A) PD4</td>
<td>12</td>
</tr>
</tbody>
</table>

**Figure 3-2.** SOIC 32-pin Package

<table>
<thead>
<tr>
<th>AT90PWM3/3B</th>
<th>SOIC 32</th>
</tr>
</thead>
<tbody>
<tr>
<td>(PSCOUT0/XCK/SS_A) PD0</td>
<td>1</td>
</tr>
<tr>
<td>(INT3/PSCOUT10) PC0</td>
<td>2</td>
</tr>
<tr>
<td>(RESET/OCD) PE0</td>
<td>3</td>
</tr>
<tr>
<td>(PSCIN0/CLKO) PD1</td>
<td>4</td>
</tr>
<tr>
<td>(PSCIN2/OC1A/MISO_A) PD2</td>
<td>5</td>
</tr>
<tr>
<td>(TXD/DALI/OC0A/SS/MOSI_A) PD3</td>
<td>6</td>
</tr>
<tr>
<td>(PSCIN1/OC1B) PC1</td>
<td>7</td>
</tr>
<tr>
<td>VCC</td>
<td>8</td>
</tr>
<tr>
<td>GND</td>
<td>9</td>
</tr>
<tr>
<td>(T0/PSCOUT22) PC2</td>
<td>10</td>
</tr>
<tr>
<td>(T1/PSCOUT23) PC3</td>
<td>11</td>
</tr>
<tr>
<td>(MISO/PSCOUT20) PB0</td>
<td>12</td>
</tr>
<tr>
<td>(MOSI/PSCOUT21) PB1</td>
<td>13</td>
</tr>
<tr>
<td>(OC0B/XTAL1) PE1</td>
<td>14</td>
</tr>
<tr>
<td>(ADC0/XTAL2) PE2</td>
<td>15</td>
</tr>
<tr>
<td>(ADC1/RXD/DALI/ICP1A/SCK_A) PD4</td>
<td>16</td>
</tr>
</tbody>
</table>
Figure 3-3. QFN32 (7*7 mm) Package.

Note: The Center GND PADDLE has to be connected to GND.
### 3.1 Pin Descriptions

#### Table 3-1. Pin out description

<table>
<thead>
<tr>
<th>S024 Pin Number</th>
<th>SO32 Pin Number</th>
<th>QFN32 Pin Number</th>
<th>Mnemonic</th>
<th>Type</th>
<th>Name, Function &amp; Alternate Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>9</td>
<td>5</td>
<td>GND</td>
<td>Power</td>
<td>Ground: 0V reference</td>
</tr>
<tr>
<td>18</td>
<td>24</td>
<td>20</td>
<td>AGND</td>
<td>Power</td>
<td>Analog Ground: 0V reference for analog part</td>
</tr>
<tr>
<td>6</td>
<td>8</td>
<td>4</td>
<td>VCC</td>
<td>Power</td>
<td>Power Supply:</td>
</tr>
<tr>
<td>17</td>
<td>23</td>
<td>19</td>
<td>AVCC</td>
<td>Power</td>
<td>Analog Power Supply: This is the power supply voltage for analog part For a normal use this pin must be connected.</td>
</tr>
<tr>
<td>19</td>
<td>25</td>
<td>21</td>
<td>AREF</td>
<td>Power</td>
<td>Analog Reference: reference for analog converter. This is the reference voltage of the A/D converter. As output, can be used by external analog</td>
</tr>
<tr>
<td>8</td>
<td>12</td>
<td>8</td>
<td>PBO</td>
<td>I/O</td>
<td>MISO (SPI Master In Slave Out) PSCOUT20 output</td>
</tr>
<tr>
<td>9</td>
<td>13</td>
<td>9</td>
<td>PB1</td>
<td>I/O</td>
<td>MOSI (SPI Master Out Slave In) PSCOUT21 output</td>
</tr>
<tr>
<td>16</td>
<td>20</td>
<td>16</td>
<td>PB2</td>
<td>I/O</td>
<td>ADC5 (Analog Input Channel5 ) INT1</td>
</tr>
<tr>
<td>20</td>
<td>27</td>
<td>23</td>
<td>PB3</td>
<td>I/O</td>
<td>AMP0- (Analog Differential Amplifier 0 Input Channel )</td>
</tr>
<tr>
<td>21</td>
<td>28</td>
<td>24</td>
<td>PB4</td>
<td>I/O</td>
<td>AMP0+ (Analog Differential Amplifier 0 Input Channel )</td>
</tr>
<tr>
<td>22</td>
<td>30</td>
<td>26</td>
<td>PB5</td>
<td>I/O</td>
<td>ADC6 (Analog Input Channel 6) INT 2</td>
</tr>
<tr>
<td>23</td>
<td>31</td>
<td>27</td>
<td>PB6</td>
<td>I/O</td>
<td>ADC7 (Analog Input Channel 7) ICP1B (Timer 1 input capture alternate input) PSCOUT11 output (see note 1)</td>
</tr>
<tr>
<td>24</td>
<td>32</td>
<td>28</td>
<td>PB7</td>
<td>I/O</td>
<td>PSCOUT01 output ADC4 (Analog Input Channel 4) SCK (SPI Clock)</td>
</tr>
<tr>
<td>S024 Pin Number</td>
<td>S032 Pin Number</td>
<td>QFN32 Pin Number</td>
<td>Mnemonic</td>
<td>Type</td>
<td>Name, Function &amp; Alternate Function</td>
</tr>
<tr>
<td>-----------------</td>
<td>-----------------</td>
<td>------------------</td>
<td>----------</td>
<td>------</td>
<td>------------------------------------</td>
</tr>
<tr>
<td>2</td>
<td>30</td>
<td></td>
<td>PC0</td>
<td>I/O</td>
<td>PSCOUT10 output (see note 1)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>INT3</td>
</tr>
<tr>
<td>7</td>
<td>3</td>
<td></td>
<td>PC1</td>
<td>I/O</td>
<td>PSCIN1 (PSC 1 Digital Input)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>OC1B (Timer 1 Output Compare B)</td>
</tr>
<tr>
<td>10</td>
<td>6</td>
<td></td>
<td>PC2</td>
<td>I/O</td>
<td>T0 (Timer 0 clock input)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>PSCOUT22 output</td>
</tr>
<tr>
<td>11</td>
<td>7</td>
<td></td>
<td>PC3</td>
<td>I/O</td>
<td>T1 (Timer 1 clock input)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>PSCOUT23 output</td>
</tr>
<tr>
<td>21</td>
<td>17</td>
<td></td>
<td>PC4</td>
<td>I/O</td>
<td>ADC8 (Analog Input Channel 8)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>AMP1- (Analog Differential Amplifier 1 Input Channel )</td>
</tr>
<tr>
<td>22</td>
<td>18</td>
<td></td>
<td>PC5</td>
<td>I/O</td>
<td>ADC9 (Analog Input Channel 9)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>AMP1+ (Analog Differential Amplifier 1 Input Channel )</td>
</tr>
<tr>
<td>26</td>
<td>22</td>
<td></td>
<td>PC6</td>
<td>I/O</td>
<td>ADC10 (Analog Input Channel 10)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ACMP1 (Analog Comparator 1 Positive Input )</td>
</tr>
<tr>
<td>29</td>
<td>25</td>
<td></td>
<td>PC7</td>
<td>I/O</td>
<td>D2A : DAC output</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>29</td>
<td>PD0</td>
<td>I/O</td>
<td>PSCOUT00 output</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>XCK (UART Transfer Clock)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SS_A (Alternate SPI Slave Select)</td>
</tr>
<tr>
<td>3</td>
<td>4</td>
<td>32</td>
<td>PD1</td>
<td>I/O</td>
<td>PSCIN0 (PSC 0 Digital Input)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CLKO (System Clock Output)</td>
</tr>
<tr>
<td>4</td>
<td>5</td>
<td>1</td>
<td>PD2</td>
<td>I/O</td>
<td>PSCIN2 (PSC 2 Digital Input)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>OC1A (Timer 1 Output Compare A)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>MISO_A (Programming &amp; alternate SPI Master In Slave Out)</td>
</tr>
<tr>
<td>5</td>
<td>6</td>
<td>2</td>
<td>PD3</td>
<td>I/O</td>
<td>TXD (Dali/UART Tx data)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>OC0A (Timer 0 Output Compare A)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SS (SPI Slave Select)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>MOSI_A (Programming &amp; alternate Master Out SPI Slave In)</td>
</tr>
<tr>
<td>12</td>
<td>16</td>
<td>12</td>
<td>PD4</td>
<td>I/O</td>
<td>ADC1 (Analog Input Channel 1)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>RXD (Dali/UART Rx data)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ICP1A (Timer 1 input capture)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SCK_A (Programming &amp; alternate SPI Clock)</td>
</tr>
<tr>
<td>13</td>
<td>17</td>
<td>13</td>
<td>PD5</td>
<td>I/O</td>
<td>ADC2 (Analog Input Channel 2)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ACMP2 (Analog Comparator 2 Positive Input )</td>
</tr>
<tr>
<td>14</td>
<td>18</td>
<td>14</td>
<td>PD6</td>
<td>I/O</td>
<td>ADC3 (Analog Input Channel 3)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ACMPM reference for analog comparators</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>INTO</td>
</tr>
<tr>
<td>15</td>
<td>19</td>
<td>15</td>
<td>PD7</td>
<td>I/O</td>
<td>ACMP0 (Analog Comparator 0 Positive Input )</td>
</tr>
<tr>
<td>2</td>
<td>3</td>
<td>31</td>
<td>PE0</td>
<td>I/O or I</td>
<td>RESET (Reset Input)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>OCD (On Chip Debug I/O)</td>
</tr>
<tr>
<td>10</td>
<td>14</td>
<td>10</td>
<td>PE1</td>
<td>I/O</td>
<td>XTAL1: XTAL Input</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>OC0B (Timer 0 Output Compare B)</td>
</tr>
</tbody>
</table>
Table 3-1. Pin out description (Continued)

<table>
<thead>
<tr>
<th>S024 Pin Number</th>
<th>S032 Pin Number</th>
<th>QFN32 Pin Number</th>
<th>Mnemonic</th>
<th>Type</th>
<th>Name, Function &amp; Alternate Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>11</td>
<td>15</td>
<td>11</td>
<td>PE2</td>
<td>I/O</td>
<td>XTAL2: XTAL OuTput</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ADC0 (Analog Input Channel 0)</td>
</tr>
</tbody>
</table>

1. PSCOUT10 & PSCOUT11 are not present on 24 pins package

4. Overview

The AT90PWM2/3B/3B is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the AT90PWM2/3B achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.
4.1 Block Diagram

Figure 4-1. Block Diagram

The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The AT90PWM2/3/2B/3B provides the following features: 8K bytes of In-System Programmable Flash with Read-While-Write capabilities, 512 bytes EEPROM, 512 bytes SRAM, 53 general purpose I/O lines, 32 general purpose working registers, three Power Stage Controllers, two flexible Timer/Counters with compare modes and PWM, one USART with DALI mode, an 11-channel 10-bit ADC with two differential input stage with programmable gain, a 10-bit DAC, a programmable Watchdog Timer with Internal Oscillator, an SPI serial port, an On-chip Debug system and four software selectable power saving modes.
The Idle mode stops the CPU while allowing the SRAM, Timer/Counters, SPI ports and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or Hardware Reset. The ADC Noise Reduction mode stops the CPU and all I/O modules except ADC, to minimize switching noise during ADC conversions. In Standby mode, the Crystal/Resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low power consumption.

The device is manufactured using Atmel’s high-density nonvolatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed in-system through an SPI serial interface, by a conventional nonvolatile memory programmer, or by an On-chip Boot program running on the AVR core. The boot program can use any interface to download the application program in the application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel AT90PWM2/3 is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications.

The AT90PWM2/3 AVR is supported with a full suite of program and system development tools including: C compilers, macro assemblers, program debugger/simulators, in-circuit emulators, and evaluation kits.

### 4.2 Pin Descriptions

#### 4.2.1 VCC
Digital supply voltage.

#### 4.2.2 GND
Ground.

#### 4.2.3 Port B (PB7..PB0)
Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port B also serves the functions of various special features of the AT90PWM2/2B/3/3B as listed on page 69.

#### 4.2.4 Port C (PC7..PC0)
Port C is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port C output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port C is not available on 24 pins package.

Port C also serves the functions of special features of the AT90PWM2/2B/3/3B as listed on page 72.
4.2.5 Port D (PD7..PD0)

Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port D also serves the functions of various special features of the AT90PWM2/2B/3/3B as listed on page 75.

4.2.6 Port E (PE2..0) RESET/XTAL1/XTAL2

Port E is an 3-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port E output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port E pins that are externally pulled low will source current if the pull-up resistors are activated. The Port E pins are tri-stated when a reset condition becomes active, even if the clock is not running.

If the RSTDISBL Fuse is programmed, PE0 is used as an I/O pin. Note that the electrical characteristics of PE0 differ from those of the other pins of Port C.

If the RSTDISBL Fuse is unprogrammed, PE0 is used as a Reset input. A low level on this pin for longer than the minimum pulse length will generate a Reset, even if the clock is not running. The minimum pulse length is given in Table 9-1 on page 47. Shorter pulses are not guaranteed to generate a Reset.

Depending on the clock selection fuse settings, PE1 can be used as input to the inverting Oscillator amplifier and input to the internal clock operating circuit.

Depending on the clock selection fuse settings, PE2 can be used as output from the inverting Oscillator amplifier.

The various special features of Port E are elaborated in “Alternate Functions of Port E” on page 78 and “Clock Systems and their Distribution” on page 29.

4.2.7 AVCC

AVCC is the supply voltage pin for the A/D Converter. It should be externally connected to VCC, even if the ADC is not used. If the ADC is used, it should be connected to VCC through a low-pass filter.

4.2.8 AREF

This is the analog reference pin for the A/D Converter.

4.3 About Code Examples

This documentation contains simple code examples that briefly show how to use various parts of the device. These code examples assume that the part specific header file is included before compilation. Be aware that not all C compiler vendors include bit definitions in the header files and interrupt handling in C is compiler dependent. Please confirm with the C compiler documentation for more details.
5. **Ordering Information**

<table>
<thead>
<tr>
<th>Speed (MHz)</th>
<th>Power Supply</th>
<th>Ordering Code</th>
<th>Package</th>
<th>Operation Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>16</td>
<td>2.7 - 5.5V</td>
<td>AT90PWM3-16SQ</td>
<td>SO32</td>
<td>Extended (-40°C to 105°C)</td>
</tr>
<tr>
<td>16</td>
<td>2.7 - 5.5V</td>
<td>AT90PWM3-16MQT</td>
<td>QFN32</td>
<td>Extended (-40°C to 105°C)</td>
</tr>
<tr>
<td>16</td>
<td>2.7 - 5.5V</td>
<td>AT90PWM3-16MQ</td>
<td>QFN32</td>
<td>Extended (-40°C to 105°C)</td>
</tr>
<tr>
<td>16</td>
<td>2.7 - 5.5V</td>
<td>AT90PWM2-16SQ</td>
<td>SO24</td>
<td>Extended (-40°C to 105°C)</td>
</tr>
<tr>
<td>16</td>
<td>2.7 - 5.5V</td>
<td>AT90PWM3B-16SE</td>
<td>SO32</td>
<td>Engineering Samples</td>
</tr>
<tr>
<td>16</td>
<td>2.7 - 5.5V</td>
<td>AT90PWM3B-16ME</td>
<td>QFN32</td>
<td>Engineering Samples</td>
</tr>
<tr>
<td>16</td>
<td>2.7 - 5.5V</td>
<td>AT90PWM2B-16SE</td>
<td>SO24</td>
<td>Engineering Samples</td>
</tr>
<tr>
<td>16</td>
<td>2.7 - 5.5V</td>
<td>AT90PWM3B-16SU</td>
<td>SO32</td>
<td>Extended (-40°C to 105°C)</td>
</tr>
<tr>
<td>16</td>
<td>2.7 - 5.5V</td>
<td>AT90PWM3B-16MU</td>
<td>QFN32</td>
<td>Extended (-40°C to 105°C)</td>
</tr>
<tr>
<td>16</td>
<td>2.7 - 5.5V</td>
<td>AT90PWM2B-16SU</td>
<td>SO24</td>
<td>Extended (-40°C to 105°C)</td>
</tr>
</tbody>
</table>

Note: All packages are Pb free, fully LHF

Note: This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

Note: Parts numbers are for shipping in sticks (SO) or in trays (QFN). These devices can also be supplied in Tape and Reel. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

Note: 16MQT = Trays

Note: 16MQ = Tape and Reel

**Note**: PWM2 is not recommended for new designs, use PWM2B for your developments

**Note**: PWM3 is not recommended for new designs, use PWM3B for your developments
## 6. Package Information

<table>
<thead>
<tr>
<th>Package Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SO24</td>
<td>24-Lead, Small Outline Package</td>
</tr>
<tr>
<td>SO32</td>
<td>32-Lead, Small Outline Package</td>
</tr>
<tr>
<td>QFN32</td>
<td>32-Lead, Quad Flat No lead</td>
</tr>
</tbody>
</table>
NOTES: MLF PACKAGE FAMILY

1. DIE THICKNESS ALLOWABLE IS 0.305mm MAXIMUM (.012 INCHES MAXIMUM)
3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.20 AND 0.25mm FROM TERMINAL TIP.
4. PACKAGE WARPAGE MAX 0.08mm.
5. THE PIN #1 IDENTIFIER MUST BE EXISTED ON THE TOP SURFACE OF THE PACKAGE BY USING INDENTATION MARK OR OTHER FEATURE OF PACKAGE BODY.
6. EXACT SHAPE AND SIZE OF THIS FIXTURE IS OPTIONAL.
7. Errata

7.1 AT90PWM2&3 Rev. A (Mask Revision)

- PGM: PSCxRB Fuse
- PSC: Prescaler
- PSC: PAOCnA and PAOCnB Register Bits (Asynchronous output control)
- PSC: PEVxA/B Flag Bits
- PSC: Output Polarity in Centered Mode
- PSC: Output Activity
- VREF
- DALI
- DAC: Register Update
- DAC: Output spikes
- DAC driver: Output Voltage linearity
- ADC: Conversion accuracy
- Analog comparator: Offset value
- Analog comparator: Output signal
- PSC: Autolock modes
- DALI: 17th bit detection
- PSC: One ramp mode with PSC input mode 8

1. PGM: PSCnRB Fuse
   The use of PSCnRB fuse can make the parallel ISP fail.
   Workaround:
   When PSCnRB fuses are used, use the serial programming mode to load a new program version.

2. PSC: Prescaler
   The use of PSC's prescaler have the following effects:
   It blocks the sample of PSC inputs until the two first cycles following the set of PSC run bit.
   A fault is not properly transferred to other (slave) PSC.
   Workaround:
   Clear the prescaler PPREx bit when stopping the PSC (prun = 0), and set them to appropriate value when starting the PSC (prun = 1), these bits are in the same PCTL register
   Do not use the prescaler when a fault on one PSC should affect other PSC's

3. PSC: PAOCnA and PAOCnB Register Bits (Asynchronous output control)
   These register bits are malfunctioning.
   Workaround:
   Do not use this feature.

4. PSC: PEVnA/B flag bits
   These flags are set when a fault arises, but can also be set again during the fault itself.
   Workaround:
   Don't clear these flags before the fault disappears.
5. **PSC: Output Polarity in Centered Mode**
   In centered mode, PSCOUTn1 outputs are not inverted, so they are active at the same time as PSCOUTn0.
   
   **Workaround:**
   Use an external inverter (or a driver with inverting output) to drive the load on PSCOUTn1.

6. **PSC : POACnA/B Output Activity**
   These register bits are not implemented in rev A.
   
   **Workaround:**
   Do not use this feature.

7. **VREF**
   
   **Remark:** To have Internal Vref on AREF pin select an internal analog feature such as DAC or ADC.
   Some stand by power consuption may be observed if Vref equals AVcc

8. **DALI**
   Some troubles on Dali extension when edges are not symmetric.
   
   **Workaround:**
   Use an optocoupler providing symmetric edges on Rx and Tx DALI lines (only recom-mended for software validation purpose).

9. **DAC: Register Update**
   Registers DACL & DACH are not written when the DAC is not enabled.
   
   **Workaround:**
   Enable DAC with DAEN before writing in DACL & DACH. To prevent an unwanted zero output on DAC pin, enable DAC output, with DAOE afterwards.

10. **DAC : Output spikes**
    During transition between two codes, a spike may appears.
    
    **Work around:**
    Filter spike or wait for steady state
    No spike appears if the 4 last signifiant bits remain zero.

11. **DAC driver: Output Voltage linearity**
    The voltage linearity of the DAC driver is limited when the DAC output goes above Vcc - 1V.
    
    **Work around:**
    Do not use AVcc as Vref ; internal Vref gives good results

12. **ADC : Conversion accuracy**
    The conversion accuracy degrades when the ADC clock is 1 & 2 MHz.
    
    **Work around:**
    When a 10 bit conversion accuracy is required, use an ADC clock of 500 kHz or below.

13. **Analog comparator: Offset value**
    The offset value increases when the common mode voltage is above Vcc - 1.5V.
    
    **Work around:**
    Limit common mode voltage
14. Analog comparator: Output signal
The comparator output toggles at the comparator clock frequency when the voltage difference between both inputs is lower than the offset. This may occur when comparing signal with small slew rate.

Work around:
This effect normally do not impact the PSC, as the transition is sampled once per PSC cycle.
Be carefull when using the comparator as an interrupt source.

15. PSC : Autolock mode
This mode is not properly handled when CLKPSC is different from CLK IO.

Work around:
With CLKPSC equals 64/32 MHz (CLKPLL), use LOCK mode.

16. DALI : 17th bit detection
17th bit detection do not occurs if the signal arrives after the sampling point.

Workaround:
Use this feature only for software development and not in field conditions.

17. PSC : One ramp mode with PSC input mode 8
The retriggering is not properly handled in this case.

Work around:
Do not program this case.

18. PSC : Desactivation of outputs in mode 14
See “PSC Input Mode 14: Fixed Frequency Edge Retrigger PSC and Disactivate Output” on page 156.

Work around:
Do not use this mode to desactivate output if retrigger event do not occurs during On-Time.

7.2 AT90PWM2B/3B

- PSC : Double End-Of-Cycle Interrupt Request in Centered Mode
- ADC : Conversion accuracy

1. PSC : Double End-Of-Cycle Interrupt Request in Centered Mode
In centered mode, after the “expected” End-Of-Cycle Interrupt, a second unexpected Interrupt occurs 1 PSC cycle after the previous interrupt.

Work around:
While CPU cycle is lower than PSC clock, the CPU sees only one interrupt request. For PSC clock period greater than CPU cycle, the second interrupt request must be cleared by software.

2. ADC : Conversion accuracy
The conversion accuracy degrades when the ADC clock is 2 MHz.

Work around:
When a 10 bit conversion accuracy is required, use an ADC clock of 1 MHz or below.
At 2 Mhz the ADC can be used as a 7 bits ADC.

3. DAC Driver linearity above 3.6V
With 5V Vcc, the DAC driver linearity is poor when DAC output level is above Vcc-1V. At 5V, DAC output for 1023 will be around 5V - 40mV.
Work around: 
Use, when Vcc=5V, Vref below Vcc-1V.
Or, when Vref=Vcc=5V, do not uses codes above 800.

4. DAC Update in Autotrig mode

If the cpu writes in DACH register at the same instant that the selected trigger source occurs and DAC Auto Trigger is enabled, the DACH register is not updated by the new value.

Work around: 
When using the autotrig mode, write twice in the DACH register. The time between the two CPU writes, must be different than the trigger source frequency.
8. Errata

8.1 AT90PWM2&3 Rev. A (Mask Revision)

- PGM: PSCxRB Fuse
- PSC: Prescaler
- PSC: PAOCnA and PAOCnB Register Bits (Asynchronous output control)
- PSC: PEVxA/B Flag Bits
- PSC: Output Polarity in Centered Mode
- PSC: Output Activity
- VREF
- DALI
- DAC: Register Update
- DAC: Output spikes
- DAC driver: Output Voltage linearity
- ADC: Conversion accuracy
- Analog comparator: Offset value
- Analog comparator: Output signal
- PSC: Autolock modes
- DALI: 17th bit detection
- PSC: One ramp mode with PSC input mode 8

1. PGM: PSCnRB Fuse
   The use of PSCnRB fuse can make the parallel ISP fail.
   Workaround:
   When PSCnRB fuses are used, use the serial programming mode to load a new program version.

2. PSC: Prescaler
   The use of PSC's prescaler have the following effects:
   It blocks the sample of PSC inputs until the two first cycles following the set of PSC run bit.
   A fault is not properly transferred to other (slave) PSC.
   Workaround:
   Clear the prescaler PPReX bit when stopping the PSC (prun = 0), and set them to appropriate value when starting the PSC (prun = 1), these bits are in the same PCTL register.
   Do not use the prescaler when a fault on one PSC should affect other PSC's.

3. PSC: PAOCnA and PAOCnB Register Bits (Asynchronous output control)
   These register bits are malfunctioning.
   Workaround:
   Do not use this feature.

4. PSC: PEVnP/N/B flag bits
   These flags are set when a fault arises, but can also be set again during the fault itself.
   Workaround:
   Don't clear these flags before the fault disappears.
5. **PSC: Output Polarity in Centered Mode**
   In centered mode, PSCOUTn1 outputs are not inverted, so they are active at the same time as PSCOUTn0.
   **Workaround:**
   Use an external inverter (or a driver with inverting output) to drive the load on PSCOUTn1.

6. **PSC: POACnA/B Output Activity**
   These register bits are not implemented in rev A.
   **Workaround:**
   Do not use this feature.

7. **VREF**
   **Remark:** To have Internal Vref on AREF pin select an internal analog feature such as DAC or ADC.
   Some stand by power consumption may be observed if Vref equals AVcc

8. **DALI**
   Some troubles on Dali extension when edges are not symmetric.
   **Workaround:**
   Use an optocoupler providing symmetric edges on Rx and Tx DALI lines (only recommended for software validation purpose).

9. **DAC: Register Update**
   Registers DACL & DACH are not written when the DAC is not enabled.
   **Workaround:**
   Enable DAC with DAEN before writing in DACL & DACH. To prevent an unwanted zero output on DAC pin, enable DAC output, with DAOE afterwards.

10. **DAC : Output spikes**
    During transition between two codes, a spike may appears
    **Work around:**
    Filter spike or wait for steady state
    No spike appears if the 4 last significant bits remain zero.

11. **DAC driver: Output Voltage linearity**
    The voltage linearity of the DAC driver is limited when the DAC output goes above Vcc - 1V.
    **Work around:**
    Do not use AVcc as Vref; internal Vref gives good results

12. **ADC : Conversion accuracy**
    The conversion accuracy degrades when the ADC clock is 1 & 2 MHz.
    **Work around:**
    When a 10 bit conversion accuracy is required, use an ADC clock of 500 kHz or below.

13. **Analog comparator: Offset value**
    The offset value increases when the common mode voltage is above Vcc - 1.5V.
    **Work around:**
    Limit common mode voltage
14. Analog comparator: Output signal
The comparator output toggles at the comparator clock frequency when the voltage difference between both inputs is lower than the offset. This may occur when comparing signal with small slew rate.

Work around:
This effect normally do not impact the PSC, as the transition is sampled once per PSC cycle. Be careful when using the comparator as an interrupt source.

15. PSC : Autolock mode
This mode is not properly handled when CLKPSC is different from CLK IO.

Work around:
With CLKPSC equals 64/32 MHz (CLKPLL), use LOCK mode

16. DALI : 17th bit detection
17th bit detection do not occurs if the signal arrives after the sampling point.

Workaround:
Use this feature only for software development and not in field conditions

17. PSC : One ramp mode with PSC input mode 8
The retriggering is not properly handled in this case.

Work around:
Do not program this case.

18. PSC : Desactivation of outputs in mode 14
See “PSC Input Mode 14: Fixed Frequency Edge Retrigger PSC and Disactivate Output” on page 156.

Work around:
Do not use this mode to deactivate output if retrigger event do not occurs during On-Time.

8.2 AT90PWM2B/3B

- PSC : Double End-Of-Cycle Interrupt Request in Centered Mode
- ADC : Conversion accuracy

1. PSC : Double End-Of-Cycle Interrupt Request in Centered Mode
In centered mode, after the “expected” End-Of-Cycle Interrupt, a second unexpected Interrupt occurs 1 PSC cycle after the previous interrupt.

Work around:
While CPU cycle is lower than PSC clock, the CPU sees only one interrupt request. For PSC clock period greater than CPU cycle, the second interrupt request must be cleared by software.

2. ADC : Conversion accuracy
The conversion accuracy degrades when the ADC clock is 2 MHz.

Work around:
When a 10 bit conversion accuracy is required, use an ADC clock of 1 MHz or below. At 2 Mhz the ADC can be used as a 7 bits ADC.

3. DAC Driver linearity above 3.6V
With 5V Vcc, the DAC driver linearity is poor when DAC output level is above Vcc-1V. At 5V, DAC output for 1023 will be around 5V - 40mV.
Work around:
Use, when Vcc=5V, Vref below Vcc-1V.
Or, when Vref=Vcc=5V, do not uses codes above 800.

4. DAC Update in Autotrig mode
If the cpu writes in DACH register at the same instant that the selected trigger source occurs and DAC Auto Trigger is enabled, the DACH register is not updated by the new value.

Work around:
When using the autotrig mode, write twice in the DACH register. The time between the two CPU writes, must be different than the trigger source frequency.