AVR335: Digital Sound Recorder with AVR® and DataFlash®

Features

- Digital Voice Recorder
- 8-bit Sound Recording
- 8 kHz Sampling Rate
- Sound Frequency up to 4000 Hz
- Maximum Recording Time 4 1/4 Minutes
- Very Small Board Size
- Less than 700 Bytes of Code

Introduction

This application note describes how to record, store and play back sound using any AVR microcontroller with A/D converter, the AT45DB161B DataFlash memory and a few extra components.

This application note shows in detail the usage of the A/D Converter for sound recording, the Serial Peripheral Interface – SPI – for accessing the external DataFlash memory and the Pulse Width Modulation – PWM – for playback. Typical applications that would require one or more of these blocks are temperature loggers, telephone answering machines, or digital voice recorders.

The AT45DB161B DataFlash is a 2.7 volt only, Serial-interface Flash memory. Its 16 Mbit of memory are organized as 4096 pages of 528 bytes each. In addition to its main memory, the DataFlash contains two SRAM data buffers of 528 bytes each. The buffers allow a virtually continuous data stream to be written to the DataFlash.

The AT45DB161B uses an SPI serial interface to sequentially access its data. This interface facilitates hardware layout, increases system reliability, minimizes switching noise, and reduces package size and active pin count. Typical applications are image storage, data storage and digital voice storage. The DataFlash operates at SPI clock frequencies up to 20 MHz with a typical active read current consumption of 4 mA. It operates from a single voltage power supply (from 2.7V to 3.6V) for both the write and read operations.

Its serial interface is compatible to the Serial Peripheral Interface – SPI – Modes 0 and 3, thus it can easily be interfaced to the AVR microcontroller.

In this application note the AVR AT90S8535 is used to take analog samples from a microphone and convert them to digital values. Its built-in SPI controls data transfers to and from the DataFlash. The PWM feature of the AVR is used for playback. The code size is very small, the application will therefore also fit into smaller AVR devices.
Theory of Operation

Before the analog speech signal can be stored in the DataFlash it has to be converted into a digital signal. This is done in multiple steps.

Figure 1. Example Analog Signal

First, the analog signal (Figure 1) is converted into a time discrete signal by taking periodic samples (Figure 2). The time interval between two samples is called the “sampling period” and its reciprocal the “sampling frequency”. According to the sampling theorem, the sampling frequency has to be at least double the maximum signal frequency. Otherwise the periodic continuation of the signal in the frequency domain would result in spectral overlap, called “aliasing”. Such an aliased signal can not be uniquely recovered from its samples.

A speech signal contains its major information below 3000 Hz. Therefore a low-pass filter can be used to band-limit the signal.

For an ideal low-pass filter with a cut-off frequency of 3000 Hz the sampling frequency must be 6000 Hz. Depending on the filter, the filter slope is more or less steep. Especially for a first order filter like the RC-filter used in this application it is necessary to choose a much higher sampling frequency. The upper limit is set by the features of the A/D-converter.

Determining the digital values that represent the analog samples taken at this sampling frequency is called “quantization”. The analog signal is quantized by assigning an analog value to the nearest “allowed” digital value (Figure 3). The number of digital values is called “resolution” and is always limited, for example to 256 values for an 8-bit digital signal or 10 values in this example. Therefore quantization of analog signals always results in a loss of information. This “quantization error” is inversely proportional to the resolution of the digital signal. It is also inversely proportional to the signal’s “dynamic range”, the range between minimum and maximum values (3 to 8 in this example). The A/D converter of the AT90S8535 microcontroller can be adjusted to the dynamic range of the signal by setting AGND and AREF to the minimum and maximum signal values.

On the other hand, the microphone amplifier can be adjusted to cover the ADC’s dynamic range as presented later.

Both methods reduce the quantization error. In addition, the latter method also increases the signal-to-noise ratio – SNR – and should therefore be preferred.

Figure 4 shows the digital values that represent the analog signal. These are the values that are read as ADC conversion results.

In this application, the signal has a minimum and a maximum value which are never exceeded. The parts of the signal below the minimum and above the maximum value do not contain any information. They can be removed in order to save memory.
This is done by downshifting the whole signal and discarding the part above the “max” value (Figure 5).

**Figure 2.** Time Discrete Signal

![Time Discrete Signal](image)

**Figure 3.** Quantized Signal

![Quantized Signal](image)

**Figure 4.** Digital Signal

![Digital Signal](image)

**Figure 5.** Bit-reduced Digital Signal

![Bit-reduced Digital Signal](image)
In this application the resulting signal has 8 bits. This signal can now be stored in the DataFlash.

The DataFlash does not require a separate erase cycle prior to programming. When using the "Buffer to Main Memory Page Program with Built-In Erase" or "Main Memory Page Program Through Buffer" commands, the DataFlash will automatically erase the specified page within the memory array before programming the actual data. If systems require faster programming throughputs (greater than 200K bps), then areas of the main memory array can be pre-erased to reduce overall programming times. An optional "Page Erase" command is provided to erase a single page of memory while the optional "Block Erase" command allows eight pages of memory to be erased at one time. When pre-erasing portions of the main memory array, the "Buffer to Main Memory Page Program without Built-In Erase" command should be utilized to achieve faster programming times.

The first method is the most code efficient, as no extra erase cycles have to be implemented. However this application note uses the block erase to illustrate how large portions of the memory can be pre-erased if so desired. Erasing the entire memory can take up to a few seconds.

After the memory has been erased, data can be recorded until all pages are filled up.

For writing to the DataFlash, Buffer 1 is used. When this buffer is filled up (with 528 samples) the buffer is written to the main memory while the 529th conversion is done. Data is recorded until the “Record” button is released or the memory is full. If the entire memory is filled up, no new data can be stored before the DataFlash is erased. If the memory is only partly filled and the “Record” button is pressed a second time, the new data is appended directly to the existing data.

Playback of sound is always started at the beginning of the DataFlash. It stops when either all recorded data is played back or when the “Playback” button is released.

The DataFlash allows reading back data either directly from a main memory page or by copying a page to one of the two buffers and reading from the buffer. The direct access method is not suitable for this application as two addresses, one for page and one for byte position, and a long initialization sequence have to be transferred to the DataFlash for each single byte. This takes much longer than one PWM cycle, which is 510 clock cycles for an 8-bit PWM signal.

Therefore, one memory page is copied to one of the two buffers. While data is read from this buffer the next memory page is copied into the other buffer. When all data has been read from the first buffer reading continues on the other buffer, while the first one is reloaded.

Reading data from the DataFlash buffer is synchronized to the PWM frequency.

Figure 6. Two Example PWM Cycles
The digital value is played back by using pulse width modulation (PWM). In Figure 6, samples 2 and 3 of the example signal are shown. One cycle of the PWM signal consists of a counter counting up to the maximum value that can be represented by the given resolution (8 in this example), and counting down to zero again. The output is switched on when the PWM counter matches the value of the digital signal value and is switched off when it falls below this value again. Therefore the dark area represents the power of the signal at that sample. Figure 7 shows the PWM output signal for the example signal.

The PWM frequency has to be at least twice the signal frequency. A PWM frequency at least four times higher is recommended, depending on the output filter.

This can be achieved either by reducing signal frequency, increasing system clock frequency or reducing signal resolution.

**Figure 7.** Filtered PWM Output Signal

In this application the cut-off frequency of the output filter is set to 4000 Hz, which is roughly one quarter of the PWM frequency (15,686 Hz).

The system clock speed and the PWM resolution determines the PWM frequency.

With an 8 MHz system clock, the frequency for a 10-bit PWM is 3922 Hz (8 MHz / 2 * 2^10 = 3922 Hz), 7843 Hz for 9-bit resolution, and 15,686 Hz for 8-bit resolution.

Only the last value is high enough to serve as carrier frequency for the 4000 Hz signal. Therefore, the original 10-bit digital sample is converted to 8 bits.

The output filter smoothens the output signal and removes the high-frequency PWM carrier signal. The resulting output signal for the example signal now looks somehow like the drawing in Figure 8. Except for the quantization errors (which are very large in this example as only 8 digital values are used) and a missing amplification, the signal looks almost like the analog input signal (Figure 1).

**Figure 8.** PWM Output Signal
Microcontroller and Memory Circuit

The user can control the sound system with three pushbuttons, called “Erase”, “Record” and “Playback”. If the pushbuttons are not pressed, the internal pull-up resistors provide VCC at PD0 - PD2. Pushing a button pulls the input line to GND.

As feedback for the user, an LED indicates the status of the system.

The DataFlash is directly connected to the AVR microcontroller using the SPI bus. In case the ISP feature is used to reprogram the AVR, the pull-up resistor on the Chip Select line (CS) prevents the DataFlash from going active. If the ISP feature is not used, this resistor can be omitted.

The analog voltage, AVCC, is connected to VCC by an RC low-pass filter. The reference voltage is set to AVCC.

The oscillator crystal with two 22 pF decoupling capacitors generates the system clock.
Microphone and Speaker Circuit

The microphone amplifier is a simple inverting amplifier. The gain is set with R1 and R9 (gain = R1 / R9). R4 is used to power the microphone and C1 blocks any DC component to the amplifier. R2 and R3 set the offset. R5 and C8 form a simple first order low-pass filter. In addition R5 protects the amplifier from any damage if the output is short-circuited.

The speaker circuit consists of a 5th-order, low-pass Chebychev filter and a unary-gain amplifier.

The filter is made up by two stagger-tuned, 2nd-order Chebychev filters (R6, R7, R8, C2, C7 and R7, R10, R11, C9, C5) and a passive 1st-order filter (R11, C4). The cut-off frequencies of these three filters are slightly shifted against each other (“staggered”) to limit passband ripple of the whole filter circuit. The overall cut-off frequency is set to 4000 Hz, which is roughly one-quarter of the PWM frequency (15,686 Hz).

The unary-gain amplifier prevents the circuit from getting feedback from the output. C3 blocks any DC component to the speaker.

Implementation

Setup

When the program is started the ports have to be set up. This is done in the “setup” subroutine.

The SPI protocol defines one device as a master and the other devices connected to this master as slaves. In this application the AVR microcontroller functions as a master and the DataFlash as a slave. As the AT90S8535 is the only master in this application the SS pin can be used as an I/O pin.

The SPI of the AT90S8535 is defined as an alternative function of Port B (PB5 to PB7). In this application the control signals for the DataFlash are also set up on Port B (PB0 to PB2 and PB4). The free pin (PB3) is used to control the status LED. For master setup,
the signals Serial Clock (SCK), Master Out/Slave In (MOSI), Chip Select (CS), Write Protect (WP) and Reset (RST) are outputs, whereas Master In/Slave Out (MISO) and Ready/Busy (RDY/BSY) are inputs. With PB3 for the LED also defined as an output the Data Direction Register for Port B is set up as 0xBD.

Then the PortB is set to a defined status with all outputs high and internal pull-up resistors on the inputs.

The A/D converter of the AT90S8535 is connected to PortA. Therefore PortA is defined as a high-impedance input.

PortD serves as an input for the pushbuttons and as an output for the PWM signal. Here the PWM function of Timer1 on the output pin PD4 is used.

In the end, interrupts are enabled. In this application two interrupts ("ADC" and "Timer1 Overflow") are used, which are enabled and disabled directly in the subroutine when they are required.

The Main Loop

In the main loop, the three pushbuttons are scanned. If one of them is pressed, the LED is turned on to show that the system is busy and the corresponding subroutine is called.

An extra loop is performed, until the button is released, as a software debounce for the “Erase” and “Playback” functions.

During the main loop, the LED is turned off to indicate that the system is running idle.

Figure 11. The Main Loop
The DataFlash can be optionally pre-erased.

**Figure 12. Erase**

When the “Erase” subroutine is called, a flag is set which indicates that in the next recording cycle the new data can be stored at the beginning of the DataFlash.

The SPI has to be set up for accessing the DataFlash. No interrupts are used here. The data order for the DataFlash is MSB first and the AT90S8535 is the master.

The DataFlash accepts either the SCK signal being low when CS toggles from high to low (SPI Mode 0) or the SCK signal being high when CS toggles from high to low (SPI Mode 3) with a positive clock phase. In this application the SPI is set up in Mode 3. In
order to get the fastest data transfer possible, the lowest clock division is chosen, running the SPI bus at 2 MHz if an oscillator crystal of 8 MHz is used.

To perform a block erase, the CS line is driven low and the opcode 0x50 is loaded into the DataFlash followed by two reserved bits (zeros), the 9-bit block address, and 13 don’t care bits. This sequence is transferred to the slave byte by byte. After each byte, the SPI Status Register – SPSR – is checked until the SPI Interrupt Flag indicates that the serial transfer is complete. After the whole sequence is written, erasing of the block is started when the CS line is driven high. The Ready/Busy pin is driven low by the DataFlash until the block is erased. Then the next block will be erased in the same way as the current. This takes place until all 512 blocks are erased. An erased location reads 0xFF.

**Record**

The record subroutine consists of the setup of the A/D converter and an empty loop which is performed as long as the “Record” button is pressed. The ADC0 pin is used in this application which requires the ADC Multiplexer Select Register (ADMUX) being set to zero. In the ADC Control and Status Register (ADCSR) the ADC is enabled with a clock division factor of 32, set to single conversion mode, interrupts enabled, and the interrupt flag is cleared. The A/D conversion is also immediately started. The first conversion takes longer than the following conversions (832 oscillator cycles instead of 448). After this time, the ADC interrupt occurs indicating that the conversion is finished and the result can be read out of the ADC Data Register.

The analog signal from the microphone circuit is sampled at 15,686 Hz. This is the same frequency as the output (PWM) frequency.

To achieve a sampling frequency of 15,686 Hz, a sample has to be taken every 510 cycles (15,686 Hz x 510 = 8 MHz). To get one A/D conversion result, each 510 clock cycles the ADC is run in single conversion mode with an ADC clock division by 32. A single conversion takes 14 ADC cycles. Therefore a conversion will be ready after 14 x 32 = 448 cycles.

When a conversion is finished an interrupt occurs. The interrupt routine then performs a loop to fill in the missing 510 - 448 = 62 cycles, before a new A/D conversion is started.

The 10-bit conversion result represents the value at the A/D converter input pin 2 cycles after the conversion has started. These 10 bits cover the range from AGND to AREF, which is 0 to 5V in this application. The microphone circuit output signal, however, is limited to the range of 2.3V to 3.5V. Therefore the 10-bit conversion result is subtracted by a value representing the minimum input voltage. This is 0x1D5 for 2.3V. The part of the data representing signal values above 3.5V is removed by cutting off the two MSBs. This is done automatically when the conversion result is handed over to the “write to flash” subroutine, as its variable “flash_data” is defined as type “char” (8-bit). The final 8-bit data has then to be written to the DataFlash before the next A/D conversion interrupt occurs.
Figure 13. Record

- Record
- Initialize SPI
- Initialize and Start ADC
  - Record Button Pressed?
    - NO: Return
    - YES: ADC Ready?
      - NO: Loop for 62 Cycles
      - YES: Start A/D Conversion
        - Read Data From ADC
          - Convert Data to 8 bit
            - Write to Flash
              - Return

Write to DataFlash

Figure 14. Write to DataFlash

Write to Flash

New-data Flag Set?

YES

Set Page Counter and Buffer Counter to Zero

Clear New-data Flag

YES

DataFlash Busy?

NO

Enable DataFlash

Transmit "Buffer Write" Opcode, Buffer Address and Data

Disable DataFlash

NO

Buffer Full?

YES

Set Buffer Counter to Zero

Memory Full?

YES

Enable DataFlash

Transmit "Buffer to Page" Opcode, Page Address and Don't Cares

Disable DataFlash

NO

Increment Page Counter

Return

LED Off

Record Button Released?

NO

YES
Writing data to the DataFlash is done by writing first to a buffer and when this buffer is full writing its contents to one page of the main memory.

In the subroutine “write_to_flash” the variable “j” represents the byte number in the buffer and the variable “k” the page number the buffer will be written to. If the new-data flag indicates that the DataFlash is empty, both counters are set to zero.

If the memory already contains some data, the variables indicate the next free location in memory, which ensures that new data is directly appended to the memory contents.

In order to preserve the contents of these variables across two function calls, they are declared as static variables.

To write data to the buffer, the CS line is driven low and the opcode 0x84 is loaded into the DataFlash. This is followed by 14 don’t care bits and the 10-bit address for the position within the buffer. Then the 8-bit data is entered.

This sequence is transferred to the slave byte-wise. After each byte the SPI Status Register – SPSR – is checked until the SPI Interrupt Flag indicates that the serial transfer is complete. After the whole sequence is written the CS line is driven high.

If the buffer is full and there are empty pages left, the buffer is copied to the next page of the DataFlash. As the memory has been erased earlier, data can be written without additional erasing.

If the memory is filled, a loop is executed until the “Record” button is released. Any data recorded while the memory is full will be lost.

**Playback**

In the “Playback” subroutine, the contents of the DataFlash are read out and modulated as an 8-bit PWM running at 15,686 Hz. To achieve higher speed, data is not read out directly from the main memory but alternately transferred to one of the two buffers and then read from the buffer. In the meantime the next memory page is copied into the other buffer. For the PWM, the 16-bit Timer/Counter1 is used with the PWM output on OC1B. This is defined in the Timer/Counter Control Registers A and B (TCCRA/TCCRB). For running the PWM at the highest possible frequency, the PWM clock divider is set to 1.

When the set-up is done, the first page is copied into Buffer 1 by driving the CS line low and transferring the appropriate commands to the DataFlash. The page-to-buffer transfer is started when the CS line is driven high again. When the Ready/Busy pin is driven high by the DataFlash, Buffer 1 contains valid data. Then the next page transfer to Buffer 2 is started. As both buffers are independent from each other, data can already be read from Buffer 1 while the DataFlash is still busy copying data from the second page to Buffer 2.

For reading a byte from a buffer, a dummy value has to be written to the DataFlash. A write action of the master to an SPI slave causes their SPI Data Register – SPDR – to be interchanged. After writing a dummy byte to the DataFlash, the SPDR of the AVR microcontroller contains the output data from the DataFlash.
When the PWM counter contains the value "0", a Timer1 overflow interrupt occurs. This interrupt is used to synchronize data output from the DataFlash to the PWM frequency. When a value from the buffer has been shifted to the AVR microcontroller, a loop is performed until the Timer1 overflow interrupt occurs. Then the data is written to the Timer/Counter1 Output Compare Register B (OCR1B), being automatically latched to the PWM output when the PWM counter contains its maximum value (255 for 8-bit PWM).

After the last value of the buffer is read, the active buffer is toggled.
If the entire memory has been played back, all interrupts are disabled and the Timer/Counter1 is stopped.

**Figure 16. Next Page to Next Buffer**
Figure 17. Active Buffer to Speaker

Active Buffer to Speaker

Set Buffer Counter to Zero

Enable DataFlash

Transmit “Buffer Read” Opcode, Start Buffer Address and Don’t Cares

Complete Buffer Read?

YES

Send Dummy Value to DataFlash

NO

DataFlash Busy?

YES

Copy Data From SPI Data Register to PWM Data Register

NO

Enable DataFlash

Return

Increment Buffer Counter
Using the STK200 Development Board

The application described in this note can be tested and modified using the STK200 Development Board. In this case some points have to be noticed.

Chip Socket

This application uses the A/D converter. Therefore the microcontroller has to be placed in the socket labelled “A/D parts” and the microphone amplifier output connected to the header connectors labelled “Analog”.

Jumpers

According to the set-up in the “setup_all” subroutine all jumpers on pins used for other purposes than pushbuttons or the LED have to be removed. For the described application these are on Port B the jumpers 0 to 2 and 4 to 7 and on Port D jumper 4.

SPI Resistors

In order to avoid interference between the on-board SPI and devices connected to the pin headers labelled “Port B”, 10 kΩ resistors are inserted between the chip socket and the Port B headers PB 5 to PB 7. If the DataFlash is going to be connected to these pin headers, the resistors have to be bypassed by soldering a bridge across their connectors on the reverse side of the STK200.

Using the On-board SPI

Short circuiting the resistors between the chip socket and the Port B header connectors may cause some problems if using the on-board SPI for program download and verification, when a device is connected to the Port B header connectors. If problems occur it will help either to disconnect the device during program download and verification, or to solder a 10 kΩ resistor between PB4 and VCC according to Figure 9.

Modification and Optimization

The microphone output signal may vary depending on the type of microphone used. To achieve best results it is important to choose the microphone amplifier gain that delivers a maximum output signal closest to AREF.

Data is written into the DataFlash almost as it is read from the A/D converter. Compressing this data might be possible and useful if a longer recording time or a stereo signal is required.

In this application two ways of implementing a status flag are shown.

One way is to use a global variable (i.e. the “wait” variable used in the “playback” subroutine). The other way is to use an unused bit in a register. In the “erase” subroutine, the ACIS1 bit of the Analog Comparator Control And Status Register (ACSR) is used to indicate that new data has to be stored next. As long as the analog comparator is not used this does not have any negative effects on the program performance, but frees one register from a blocking global variable.

The sampling frequency of 15,686 Hz (respectively 510 clock cycles) is generated by an ADC interrupt and a delay loop. This can be replaced by an independent timer (Timer/Counter0 or Timer/Counter2), if they are not used on other purposes.

References

   Digital Signal Processing: Principles, Algorithms, and Applications
   Second Edition
2. Datasheets:
   Atmel AVR AT90S8535
   Atmel AT45DB161B DataFlash
## Resources

### Table 1. Peripheral Usage

<table>
<thead>
<tr>
<th>Peripheral</th>
<th>Description</th>
<th>Interrupts</th>
</tr>
</thead>
<tbody>
<tr>
<td>Timer 1</td>
<td>8-bit PWM</td>
<td>Timer 1 Overflow (PWM Counter at Zero)</td>
</tr>
<tr>
<td>3 I/O pins PORT B</td>
<td>SPI to Access DataFlash</td>
<td></td>
</tr>
<tr>
<td>4 I/O pins PORT B</td>
<td>DataFlash Control Lines</td>
<td></td>
</tr>
<tr>
<td>1 I/O pin PORT B</td>
<td>Status LED</td>
<td></td>
</tr>
<tr>
<td>1 I/O pin PORT A</td>
<td>ADC Input</td>
<td>A/D conversion ready</td>
</tr>
<tr>
<td>3 I/O pins PORT D</td>
<td>Pushbuttons</td>
<td></td>
</tr>
<tr>
<td>1 I/O pin PORT D</td>
<td>PWM Output</td>
<td></td>
</tr>
</tbody>
</table>

## Bill of Materials

### Table 2. Microcontroller and Memory Circuit

<table>
<thead>
<tr>
<th>Component</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>R1</td>
<td>10 kΩ</td>
<td>Pull-up Resistor for DataFlash “Chip Select” Line</td>
</tr>
<tr>
<td>R2</td>
<td>1 kΩ</td>
<td>LED Resistor</td>
</tr>
<tr>
<td>R3</td>
<td>100Ω</td>
<td>Analog Voltage Filter Resistor</td>
</tr>
<tr>
<td>LED</td>
<td></td>
<td>Status Indicator</td>
</tr>
<tr>
<td>C1, C2</td>
<td>22 pF</td>
<td>Clock Signal Circuit Capacitors</td>
</tr>
<tr>
<td>C3</td>
<td>100 nF</td>
<td>Analog Voltage Filter Capacitor</td>
</tr>
<tr>
<td>Oscillator Crystal</td>
<td>8 MHz</td>
<td>Clock Signal Generation</td>
</tr>
<tr>
<td>DataFlash</td>
<td>AT45DB161B</td>
<td>16-Mbit Serial Interface Flash Memory</td>
</tr>
<tr>
<td>AVR</td>
<td>ATmega8535</td>
<td>Enhanced RISC Flash Microcontroller</td>
</tr>
</tbody>
</table>

### Table 3. Microphone and Speaker Circuit

<table>
<thead>
<tr>
<th>Component</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>R1</td>
<td>10 kΩ</td>
<td>Feedback Resistor for Microphone Amplifier</td>
</tr>
<tr>
<td>R2</td>
<td>10 kΩ</td>
<td>Offset for Microphone Amplifier</td>
</tr>
<tr>
<td>R3</td>
<td>10 kΩ</td>
<td>Offset for Microphone Amplifier</td>
</tr>
<tr>
<td>R4</td>
<td>1 kΩ</td>
<td>Microphone Power Resistor</td>
</tr>
<tr>
<td>R5</td>
<td>12 kΩ</td>
<td>Microphone RC Filter Resistor</td>
</tr>
<tr>
<td>R6</td>
<td>5 kΩ</td>
<td>Chebychev Filter Resistor</td>
</tr>
<tr>
<td>R7</td>
<td>1 kΩ</td>
<td>Chebychev Filter Resistor</td>
</tr>
<tr>
<td>R8</td>
<td>470Ω</td>
<td>Chebychev Filter Resistor</td>
</tr>
<tr>
<td>R9</td>
<td>1 kΩ</td>
<td>Input Resistor for Microphone Amplifier</td>
</tr>
<tr>
<td>R10</td>
<td>15 kΩ</td>
<td>Chebychev Filter Resistor</td>
</tr>
</tbody>
</table>
Table 3. Microphone and Speaker Circuit (Continued)

<table>
<thead>
<tr>
<th>Component</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>R11</td>
<td>12 kΩ</td>
<td>Earphones RC Filter Resistor</td>
</tr>
<tr>
<td>C1</td>
<td>1 µF</td>
<td>AC Coupling for Microphone</td>
</tr>
<tr>
<td>C2</td>
<td>1 µF</td>
<td>Chebychev Filter Capacitor</td>
</tr>
<tr>
<td>C3</td>
<td>1 µF</td>
<td>AC Coupling for Earphones</td>
</tr>
<tr>
<td>C4</td>
<td>22 nF</td>
<td>Earphones RC Filter Capacitor</td>
</tr>
<tr>
<td>C5</td>
<td>100 nF</td>
<td>Chebychev Filter Capacitor</td>
</tr>
<tr>
<td>C6</td>
<td>100 nF</td>
<td>De-coupling Capacitor</td>
</tr>
<tr>
<td>C7</td>
<td>1 nF</td>
<td>Chebychev Filter Capacitor</td>
</tr>
<tr>
<td>C8</td>
<td>4.7 nF</td>
<td>Earphones RC Filter Capacitor</td>
</tr>
<tr>
<td>C9</td>
<td>2.2 nF</td>
<td>Chebychev Filter Capacitor</td>
</tr>
<tr>
<td>U1</td>
<td>LM324</td>
<td>Quad Op-amp</td>
</tr>
<tr>
<td>2 standard jack sockets</td>
<td>3.5 mm</td>
<td></td>
</tr>
<tr>
<td>Microphone</td>
<td></td>
<td>Standard PC Microphone with 3.5 mm Connector</td>
</tr>
<tr>
<td>Earphones</td>
<td></td>
<td>Standard with 3.5 mm Connector</td>
</tr>
</tbody>
</table>